Doprava zdarma se Zásilkovnou nad 1 299 Kč
PPL Parcel Shop 54 Balík do ruky 74 Balíkovna 49 GLS 54 Kurýr GLS 64 Zásilkovna 44 PPL 99

Digital Timing Macromodeling for VLSI Design Verification, 1

Jazyk AngličtinaAngličtina
Kniha Brožovaná
Kniha Digital Timing Macromodeling for VLSI Design Verification, 1 Jeong-Taek Kong
Libristo kód: 02016333
Nakladatelství Springer, Berlin, října 2012
Digital Timing Macromodeling for VLSI Design Verification first of all provides an extensive history... Celý popis
? points 509 b
5 094
Skladem u dodavatele v malém množství Odesíláme za 10-15 dnů

30 dní na vrácení zboží


Mohlo by vás také zajímat


Fange endlich an zu leben Ernst Crameri / Brožovaná
common.buy 883
Montenegro 2 Volume Hardback Set Bejtullah D. Destani / Pevná
common.buy 19 449
Gun-free zones Heather Sutton / Brožovaná
common.buy 539
Naturform und bildnerische Prozesse Robert Felfe / Pevná
common.buy 2 213
Cinderella Charles Perrault / Brožovaná
common.buy 209
Goethes Johann Wolfgang Von Goethe / Brožovaná
common.buy 767
Připravujeme
Angina Graham Jackson / Brožovaná
common.buy 829
Prophets and Kings Video Study Ray Vander Laan / DVD
common.buy 950

Digital Timing Macromodeling for VLSI Design Verification first of all provides an extensive history of the development of simulation techniques. It presents detailed discussion of the various techniques implemented in circuit, timing, fast-timing, switch-level timing, switch-level, and gate-level simulation. It also discusses mixed-mode simulation and interconnection analysis methods. The review in Chapter 2 gives an understanding of the advantages and disadvantages of the many techniques applied in modern digital macromodels. §The book also presents a wide variety of techniques for performing nonlinear macromodeling of digital MOS subcircuits which address a large number of shortcomings in existing digital MOS macromodels. Specifically, the techniques address the device model detail, transistor coupling capacitance, effective channel length modulation, series transistor reduction, effective transconductance, input terminal dependence, gate parasitic capacitance, the body effect, the impact of parasitic RC-interconnects, and the effect of transmission gates. The techniques address major sources of errors in existing macromodeling techniques, which must be addressed if macromodeling is to be accepted in commercial CAD tools by chip designers. The techniques presented in Chapters 4-6 can be implemented in other macromodels, and are demonstrated using the macromodel presented in Chapter 3. The new techniques are validated over an extremely wide range of operating conditions: much wider than has been presented for previous macromodels, thus demonstrating the wide range of applicability of these techniques. §

Darujte tuto knihu ještě dnes
Je to snadné
1 Přidejte knihu do košíku a zvolte doručit jako dárek 2 Obratem vám zašleme poukaz 3 Kniha dorazí na adresu obdarovaného

Přihlášení

Přihlaste se ke svému účtu. Ještě nemáte Libristo účet? Vytvořte si ho nyní!

 
povinné
povinné

Nemáte účet? Získejte výhody Libristo účtu!

Díky Libristo účtu budete mít vše pod kontrolou.

Vytvořit Libristo účet