Doprava zdarma se Zásilkovnou nad 1 499 Kč
PPL Parcel Shop 54 Balík do ruky 74 Balíkovna 49 GLS 54 Kurýr GLS 64 PPL 99 Zásilkovna 54

Verification Methodology Manual for SystemVerilog

Jazyk AngličtinaAngličtina
Kniha Pevná
Kniha Verification Methodology Manual for SystemVerilog Janick Bergeron
Libristo kód: 01381285
Nakladatelství Springer-Verlag New York Inc., září 2005
Functional verification remains one of the single biggest challenges in the development of complex s... Celý popis
? points 509 b
5 094
Skladem u dodavatele v malém množství Odesíláme za 12-17 dnů

30 dní na vrácení zboží


Mohlo by vás také zajímat


TOP
Getting to Yes Roger Fisher / Brožovaná
common.buy 243
TOP
Wherever You Go, There You Are Jon Kabat-Zinn / Brožovaná
common.buy 420
TOP
What is Real? Adam Becker / Brožovaná
common.buy 303
TOP
Zapalenie Tarczycy Hashimoto Dr Izabella Wentz Pharmd / Brožovaná
common.buy 793
Mandarin Chinese Visual Dictionary Collins Dictionaries / Brožovaná
common.buy 223
Shells Janet Lawler / Pevná
common.buy 677
Tarot de Carlotydes Carlota Santos / Hra
common.buy 590
Curves Scotland Stefan Bogner / Brožovaná
common.buy 464
Problem Behaviour and People with Severe Learning Disabilities JOHN CLEMENTS EWA ZARKOWSKA / Brožovaná
common.buy 1 681
Empires and Boundaries Harald Fischer Tine / Brožovaná
common.buy 1 774
International Handbook of Educational Change Andy Hargreaves / Pevná
common.buy 14 257

Functional verification remains one of the single biggest challenges in the development of complex system-on-chip (SoC) devices. Despite the introduction of successive new technologies, the gap between design capability and verification confidence continues to widen. The biggest problem is that these diverse new technologies have led to a proliferation of verification point tools, most with their own languages and methodologies.Fortunately, a solution is at hand. SystemVerilog is a unified language that serves both design and verification engineers by including RTL design constructs, assertions and a rich set of verification constructs. SystemVerilog is an industry standard that is well supported by a wide range of verification tools and platforms. A single language fosters the development of a unified simulation-based verification tool or platform.Consolidation of point tools into a unified platform and convergence to a unified language enable the development of a unified verification methodology that can be used on a wide range of SoC projects. ARM and Synopsys have worked together to define just such a methodology in the Verification Methodology Manual for SystemVerilog. This book is based upon best verification practices by ARM, Synopsys and their customers.Verification Methodology Manual for SystemVerilog is a blueprint for verification success, guiding SoC teams in building a reusable verification environment taking full advantage of design-for-verification techniques, constrained-random stimulus generation, coverage-driven verification, formal verification and other advanced technologies to help solve their current and future verification problems.This book is appropriate for anyone involved in the design or verification of a complex chip or anyone who would like to know more about the capabilities of SystemVerilog. Following the Verification Methodology Manual for SystemVerilog will give SoC development teams and project managers the confidence needed to tape out a complex design, secure in the knowledge that the chip will function correctly in the real world.

Přihlášení

Přihlaste se ke svému účtu. Ještě nemáte Libristo účet? Vytvořte si ho nyní!

 
povinné
povinné

Nemáte účet? Získejte výhody Libristo účtu!

Díky Libristo účtu budete mít vše pod kontrolou.

Vytvořit Libristo účet