Doprava zdarma se Zásilkovnou nad 1 499 Kč
PPL Parcel Shop 54 Balík do ruky 74 Balíkovna 49 PPL 99 Zásilkovna 54

Jazyk AngličtinaAngličtina
Kniha Pevná
Kniha VLSI Planarization V. Z. Feinberg
Libristo kód: 05250449
Nakladatelství Springer Netherlands, listopadu 1996
At the beginning we would like to introduce a refinement. The term 'VLSI planarization' means planar... Celý popis
? points 331 b
3 313
Skladem u dodavatele v malém množství Odesíláme za 12-17 dnů

30 dní na vrácení zboží


Mohlo by vás také zajímat


Handbuch Der Schiffsbetriebstechnik Kurt Illies / Brožovaná
common.buy 1 977
Vicos and Beyond Ralph Bolton / Pevná
common.buy 3 994
Yoututorial Makeup Caroline Jones / Brožovaná
common.buy 293

At the beginning we would like to introduce a refinement. The term 'VLSI planarization' means planarization of a circuit of VLSI, Le. the embedding of a VLSI circuit in the plane by different criteria such as the minimum number of connectors, the minimum total length of connectors, the minimum number of over-the-element routes, etc. A connector is designed to connect the broken sections of a net. It can be implemented in different ways depending on the technology. Connectors for a bipolar VLSI are implemented by diffused tun nels, for instance. By over-the-element route we shall mean a connection which intersects the enclosing rectangle of an element (or a cell). The possibility of the construction such connections during circuit planarization is reflected in element models and can be ensured, for example, by the availability of areas within the rectangles where connections may be routed. VLSI planarization is one of the basic stages (others will be discussed below) of the so called topological (in the mathematical sense) approach to VLSI design. This approach does not lie in the direction of the classical approach to automation of VLSI layout design. In the classical approach to computer aided design the placement and routing problems are solved successively. The topological approach, in contrast, allows one to solve both problems at the same time. This is achieved by constructing a planar embedding of a circuit and obtaining the proper VLSI layout on the basis of it.

Přihlášení

Přihlaste se ke svému účtu. Ještě nemáte Libristo účet? Vytvořte si ho nyní!

 
povinné
povinné

Nemáte účet? Získejte výhody Libristo účtu!

Díky Libristo účtu budete mít vše pod kontrolou.

Vytvořit Libristo účet